| /* | 
 |  * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com/ | 
 |  * | 
 |  * This program is free software; you can redistribute it and/or modify | 
 |  * it under the terms of the GNU General Public License version 2 as | 
 |  * published by the Free Software Foundation. | 
 |  * Based on "omap4.dtsi" | 
 |  */ | 
 |  | 
 | #include <dt-bindings/interrupt-controller/arm-gic.h> | 
 | #include <dt-bindings/pinctrl/dra.h> | 
 |  | 
 | #include "skeleton.dtsi" | 
 |  | 
 | / { | 
 | 	#address-cells = <1>; | 
 | 	#size-cells = <1>; | 
 |  | 
 | 	compatible = "ti,dra7xx"; | 
 | 	interrupt-parent = <&gic>; | 
 |  | 
 | 	aliases { | 
 | 		i2c0 = &i2c1; | 
 | 		i2c1 = &i2c2; | 
 | 		i2c2 = &i2c3; | 
 | 		i2c3 = &i2c4; | 
 | 		i2c4 = &i2c5; | 
 | 		serial0 = &uart1; | 
 | 		serial1 = &uart2; | 
 | 		serial2 = &uart3; | 
 | 		serial3 = &uart4; | 
 | 		serial4 = &uart5; | 
 | 		serial5 = &uart6; | 
 | 	}; | 
 |  | 
 | 	timer { | 
 | 		compatible = "arm,armv7-timer"; | 
 | 		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, | 
 | 			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, | 
 | 			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, | 
 | 			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>; | 
 | 	}; | 
 |  | 
 | 	gic: interrupt-controller@48211000 { | 
 | 		compatible = "arm,cortex-a15-gic"; | 
 | 		interrupt-controller; | 
 | 		#interrupt-cells = <3>; | 
 | 		reg = <0x48211000 0x1000>, | 
 | 		      <0x48212000 0x1000>, | 
 | 		      <0x48214000 0x2000>, | 
 | 		      <0x48216000 0x2000>; | 
 | 		interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>; | 
 | 	}; | 
 |  | 
 | 	/* | 
 | 	 * The soc node represents the soc top level view. It is used for IPs | 
 | 	 * that are not memory mapped in the MPU view or for the MPU itself. | 
 | 	 */ | 
 | 	soc { | 
 | 		compatible = "ti,omap-infra"; | 
 | 		mpu { | 
 | 			compatible = "ti,omap5-mpu"; | 
 | 			ti,hwmods = "mpu"; | 
 | 		}; | 
 | 	}; | 
 |  | 
 | 	/* | 
 | 	 * XXX: Use a flat representation of the SOC interconnect. | 
 | 	 * The real OMAP interconnect network is quite complex. | 
 | 	 * Since it will not bring real advantage to represent that in DT for | 
 | 	 * the moment, just use a fake OCP bus entry to represent the whole bus | 
 | 	 * hierarchy. | 
 | 	 */ | 
 | 	ocp { | 
 | 		compatible = "ti,dra7-l3-noc", "simple-bus"; | 
 | 		#address-cells = <1>; | 
 | 		#size-cells = <1>; | 
 | 		ranges; | 
 | 		ti,hwmods = "l3_main_1", "l3_main_2"; | 
 | 		reg = <0x44000000 0x1000000>, | 
 | 		      <0x45000000 0x1000>; | 
 | 		interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>, | 
 | 			     <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; | 
 |  | 
 | 		prm: prm@4ae06000 { | 
 | 			compatible = "ti,dra7-prm"; | 
 | 			reg = <0x4ae06000 0x3000>; | 
 |  | 
 | 			prm_clocks: clocks { | 
 | 				#address-cells = <1>; | 
 | 				#size-cells = <0>; | 
 | 			}; | 
 |  | 
 | 			prm_clockdomains: clockdomains { | 
 | 			}; | 
 | 		}; | 
 |  | 
 | 		cm_core_aon: cm_core_aon@4a005000 { | 
 | 			compatible = "ti,dra7-cm-core-aon"; | 
 | 			reg = <0x4a005000 0x2000>; | 
 |  | 
 | 			cm_core_aon_clocks: clocks { | 
 | 				#address-cells = <1>; | 
 | 				#size-cells = <0>; | 
 | 			}; | 
 |  | 
 | 			cm_core_aon_clockdomains: clockdomains { | 
 | 			}; | 
 | 		}; | 
 |  | 
 | 		cm_core: cm_core@4a008000 { | 
 | 			compatible = "ti,dra7-cm-core"; | 
 | 			reg = <0x4a008000 0x3000>; | 
 |  | 
 | 			cm_core_clocks: clocks { | 
 | 				#address-cells = <1>; | 
 | 				#size-cells = <0>; | 
 | 			}; | 
 |  | 
 | 			cm_core_clockdomains: clockdomains { | 
 | 			}; | 
 | 		}; | 
 |  | 
 | 		counter32k: counter@4ae04000 { | 
 | 			compatible = "ti,omap-counter32k"; | 
 | 			reg = <0x4ae04000 0x40>; | 
 | 			ti,hwmods = "counter_32k"; | 
 | 		}; | 
 |  | 
 | 		dra7_ctrl_general: tisyscon@4a002e00 { | 
 | 			compatible = "syscon"; | 
 | 			reg = <0x4a002e00 0x7c>; | 
 | 		}; | 
 |  | 
 | 		pbias_regulator: pbias_regulator { | 
 | 			compatible = "ti,pbias-omap"; | 
 | 			reg = <0 0x4>; | 
 | 			syscon = <&dra7_ctrl_general>; | 
 | 			pbias_mmc_reg: pbias_mmc_omap5 { | 
 | 				regulator-name = "pbias_mmc_omap5"; | 
 | 				regulator-min-microvolt = <1800000>; | 
 | 				regulator-max-microvolt = <3000000>; | 
 | 			}; | 
 | 		}; | 
 |  | 
 | 		dra7_pmx_core: pinmux@4a003400 { | 
 | 			compatible = "pinctrl-single"; | 
 | 			reg = <0x4a003400 0x0464>; | 
 | 			#address-cells = <1>; | 
 | 			#size-cells = <0>; | 
 | 			pinctrl-single,register-width = <32>; | 
 | 			pinctrl-single,function-mask = <0x3fffffff>; | 
 | 		}; | 
 |  | 
 | 		sdma: dma-controller@4a056000 { | 
 | 			compatible = "ti,omap4430-sdma"; | 
 | 			reg = <0x4a056000 0x1000>; | 
 | 			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, | 
 | 				     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>, | 
 | 				     <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>, | 
 | 				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			#dma-cells = <1>; | 
 | 			#dma-channels = <32>; | 
 | 			#dma-requests = <127>; | 
 | 		}; | 
 |  | 
 | 		gpio1: gpio@4ae10000 { | 
 | 			compatible = "ti,omap4-gpio"; | 
 | 			reg = <0x4ae10000 0x200>; | 
 | 			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			ti,hwmods = "gpio1"; | 
 | 			gpio-controller; | 
 | 			#gpio-cells = <2>; | 
 | 			interrupt-controller; | 
 | 			#interrupt-cells = <2>; | 
 | 		}; | 
 |  | 
 | 		gpio2: gpio@48055000 { | 
 | 			compatible = "ti,omap4-gpio"; | 
 | 			reg = <0x48055000 0x200>; | 
 | 			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			ti,hwmods = "gpio2"; | 
 | 			gpio-controller; | 
 | 			#gpio-cells = <2>; | 
 | 			interrupt-controller; | 
 | 			#interrupt-cells = <2>; | 
 | 		}; | 
 |  | 
 | 		gpio3: gpio@48057000 { | 
 | 			compatible = "ti,omap4-gpio"; | 
 | 			reg = <0x48057000 0x200>; | 
 | 			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			ti,hwmods = "gpio3"; | 
 | 			gpio-controller; | 
 | 			#gpio-cells = <2>; | 
 | 			interrupt-controller; | 
 | 			#interrupt-cells = <2>; | 
 | 		}; | 
 |  | 
 | 		gpio4: gpio@48059000 { | 
 | 			compatible = "ti,omap4-gpio"; | 
 | 			reg = <0x48059000 0x200>; | 
 | 			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			ti,hwmods = "gpio4"; | 
 | 			gpio-controller; | 
 | 			#gpio-cells = <2>; | 
 | 			interrupt-controller; | 
 | 			#interrupt-cells = <2>; | 
 | 		}; | 
 |  | 
 | 		gpio5: gpio@4805b000 { | 
 | 			compatible = "ti,omap4-gpio"; | 
 | 			reg = <0x4805b000 0x200>; | 
 | 			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			ti,hwmods = "gpio5"; | 
 | 			gpio-controller; | 
 | 			#gpio-cells = <2>; | 
 | 			interrupt-controller; | 
 | 			#interrupt-cells = <2>; | 
 | 		}; | 
 |  | 
 | 		gpio6: gpio@4805d000 { | 
 | 			compatible = "ti,omap4-gpio"; | 
 | 			reg = <0x4805d000 0x200>; | 
 | 			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			ti,hwmods = "gpio6"; | 
 | 			gpio-controller; | 
 | 			#gpio-cells = <2>; | 
 | 			interrupt-controller; | 
 | 			#interrupt-cells = <2>; | 
 | 		}; | 
 |  | 
 | 		gpio7: gpio@48051000 { | 
 | 			compatible = "ti,omap4-gpio"; | 
 | 			reg = <0x48051000 0x200>; | 
 | 			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			ti,hwmods = "gpio7"; | 
 | 			gpio-controller; | 
 | 			#gpio-cells = <2>; | 
 | 			interrupt-controller; | 
 | 			#interrupt-cells = <2>; | 
 | 		}; | 
 |  | 
 | 		gpio8: gpio@48053000 { | 
 | 			compatible = "ti,omap4-gpio"; | 
 | 			reg = <0x48053000 0x200>; | 
 | 			interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			ti,hwmods = "gpio8"; | 
 | 			gpio-controller; | 
 | 			#gpio-cells = <2>; | 
 | 			interrupt-controller; | 
 | 			#interrupt-cells = <2>; | 
 | 		}; | 
 |  | 
 | 		uart1: serial@4806a000 { | 
 | 			compatible = "ti,omap4-uart"; | 
 | 			reg = <0x4806a000 0x100>; | 
 | 			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			ti,hwmods = "uart1"; | 
 | 			clock-frequency = <48000000>; | 
 | 			status = "disabled"; | 
 | 		}; | 
 |  | 
 | 		uart2: serial@4806c000 { | 
 | 			compatible = "ti,omap4-uart"; | 
 | 			reg = <0x4806c000 0x100>; | 
 | 			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			ti,hwmods = "uart2"; | 
 | 			clock-frequency = <48000000>; | 
 | 			status = "disabled"; | 
 | 		}; | 
 |  | 
 | 		uart3: serial@48020000 { | 
 | 			compatible = "ti,omap4-uart"; | 
 | 			reg = <0x48020000 0x100>; | 
 | 			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			ti,hwmods = "uart3"; | 
 | 			clock-frequency = <48000000>; | 
 | 			status = "disabled"; | 
 | 		}; | 
 |  | 
 | 		uart4: serial@4806e000 { | 
 | 			compatible = "ti,omap4-uart"; | 
 | 			reg = <0x4806e000 0x100>; | 
 | 			interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			ti,hwmods = "uart4"; | 
 | 			clock-frequency = <48000000>; | 
 |                         status = "disabled"; | 
 | 		}; | 
 |  | 
 | 		uart5: serial@48066000 { | 
 | 			compatible = "ti,omap4-uart"; | 
 | 			reg = <0x48066000 0x100>; | 
 | 			interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			ti,hwmods = "uart5"; | 
 | 			clock-frequency = <48000000>; | 
 | 			status = "disabled"; | 
 | 		}; | 
 |  | 
 | 		uart6: serial@48068000 { | 
 | 			compatible = "ti,omap4-uart"; | 
 | 			reg = <0x48068000 0x100>; | 
 | 			interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			ti,hwmods = "uart6"; | 
 | 			clock-frequency = <48000000>; | 
 | 			status = "disabled"; | 
 | 		}; | 
 |  | 
 | 		uart7: serial@48420000 { | 
 | 			compatible = "ti,omap4-uart"; | 
 | 			reg = <0x48420000 0x100>; | 
 | 			ti,hwmods = "uart7"; | 
 | 			clock-frequency = <48000000>; | 
 | 			status = "disabled"; | 
 | 		}; | 
 |  | 
 | 		uart8: serial@48422000 { | 
 | 			compatible = "ti,omap4-uart"; | 
 | 			reg = <0x48422000 0x100>; | 
 | 			ti,hwmods = "uart8"; | 
 | 			clock-frequency = <48000000>; | 
 | 			status = "disabled"; | 
 | 		}; | 
 |  | 
 | 		uart9: serial@48424000 { | 
 | 			compatible = "ti,omap4-uart"; | 
 | 			reg = <0x48424000 0x100>; | 
 | 			ti,hwmods = "uart9"; | 
 | 			clock-frequency = <48000000>; | 
 | 			status = "disabled"; | 
 | 		}; | 
 |  | 
 | 		uart10: serial@4ae2b000 { | 
 | 			compatible = "ti,omap4-uart"; | 
 | 			reg = <0x4ae2b000 0x100>; | 
 | 			ti,hwmods = "uart10"; | 
 | 			clock-frequency = <48000000>; | 
 | 			status = "disabled"; | 
 | 		}; | 
 |  | 
 | 		timer1: timer@4ae18000 { | 
 | 			compatible = "ti,omap5430-timer"; | 
 | 			reg = <0x4ae18000 0x80>; | 
 | 			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			ti,hwmods = "timer1"; | 
 | 			ti,timer-alwon; | 
 | 		}; | 
 |  | 
 | 		timer2: timer@48032000 { | 
 | 			compatible = "ti,omap5430-timer"; | 
 | 			reg = <0x48032000 0x80>; | 
 | 			interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			ti,hwmods = "timer2"; | 
 | 		}; | 
 |  | 
 | 		timer3: timer@48034000 { | 
 | 			compatible = "ti,omap5430-timer"; | 
 | 			reg = <0x48034000 0x80>; | 
 | 			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			ti,hwmods = "timer3"; | 
 | 		}; | 
 |  | 
 | 		timer4: timer@48036000 { | 
 | 			compatible = "ti,omap5430-timer"; | 
 | 			reg = <0x48036000 0x80>; | 
 | 			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			ti,hwmods = "timer4"; | 
 | 		}; | 
 |  | 
 | 		timer5: timer@48820000 { | 
 | 			compatible = "ti,omap5430-timer"; | 
 | 			reg = <0x48820000 0x80>; | 
 | 			interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			ti,hwmods = "timer5"; | 
 | 			ti,timer-dsp; | 
 | 		}; | 
 |  | 
 | 		timer6: timer@48822000 { | 
 | 			compatible = "ti,omap5430-timer"; | 
 | 			reg = <0x48822000 0x80>; | 
 | 			interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			ti,hwmods = "timer6"; | 
 | 			ti,timer-dsp; | 
 | 			ti,timer-pwm; | 
 | 		}; | 
 |  | 
 | 		timer7: timer@48824000 { | 
 | 			compatible = "ti,omap5430-timer"; | 
 | 			reg = <0x48824000 0x80>; | 
 | 			interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			ti,hwmods = "timer7"; | 
 | 			ti,timer-dsp; | 
 | 		}; | 
 |  | 
 | 		timer8: timer@48826000 { | 
 | 			compatible = "ti,omap5430-timer"; | 
 | 			reg = <0x48826000 0x80>; | 
 | 			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			ti,hwmods = "timer8"; | 
 | 			ti,timer-dsp; | 
 | 			ti,timer-pwm; | 
 | 		}; | 
 |  | 
 | 		timer9: timer@4803e000 { | 
 | 			compatible = "ti,omap5430-timer"; | 
 | 			reg = <0x4803e000 0x80>; | 
 | 			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			ti,hwmods = "timer9"; | 
 | 		}; | 
 |  | 
 | 		timer10: timer@48086000 { | 
 | 			compatible = "ti,omap5430-timer"; | 
 | 			reg = <0x48086000 0x80>; | 
 | 			interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			ti,hwmods = "timer10"; | 
 | 		}; | 
 |  | 
 | 		timer11: timer@48088000 { | 
 | 			compatible = "ti,omap5430-timer"; | 
 | 			reg = <0x48088000 0x80>; | 
 | 			interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			ti,hwmods = "timer11"; | 
 | 			ti,timer-pwm; | 
 | 		}; | 
 |  | 
 | 		timer13: timer@48828000 { | 
 | 			compatible = "ti,omap5430-timer"; | 
 | 			reg = <0x48828000 0x80>; | 
 | 			ti,hwmods = "timer13"; | 
 | 			status = "disabled"; | 
 | 		}; | 
 |  | 
 | 		timer14: timer@4882a000 { | 
 | 			compatible = "ti,omap5430-timer"; | 
 | 			reg = <0x4882a000 0x80>; | 
 | 			ti,hwmods = "timer14"; | 
 | 			status = "disabled"; | 
 | 		}; | 
 |  | 
 | 		timer15: timer@4882c000 { | 
 | 			compatible = "ti,omap5430-timer"; | 
 | 			reg = <0x4882c000 0x80>; | 
 | 			ti,hwmods = "timer15"; | 
 | 			status = "disabled"; | 
 | 		}; | 
 |  | 
 | 		timer16: timer@4882e000 { | 
 | 			compatible = "ti,omap5430-timer"; | 
 | 			reg = <0x4882e000 0x80>; | 
 | 			ti,hwmods = "timer16"; | 
 | 			status = "disabled"; | 
 | 		}; | 
 |  | 
 | 		wdt2: wdt@4ae14000 { | 
 | 			compatible = "ti,omap3-wdt"; | 
 | 			reg = <0x4ae14000 0x80>; | 
 | 			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			ti,hwmods = "wd_timer2"; | 
 | 		}; | 
 |  | 
 | 		hwspinlock: spinlock@4a0f6000 { | 
 | 			compatible = "ti,omap4-hwspinlock"; | 
 | 			reg = <0x4a0f6000 0x1000>; | 
 | 			ti,hwmods = "spinlock"; | 
 | 			#hwlock-cells = <1>; | 
 | 		}; | 
 |  | 
 | 		dmm@4e000000 { | 
 | 			compatible = "ti,omap5-dmm"; | 
 | 			reg = <0x4e000000 0x800>; | 
 | 			interrupts = <0 113 0x4>; | 
 | 			ti,hwmods = "dmm"; | 
 | 		}; | 
 |  | 
 | 		i2c1: i2c@48070000 { | 
 | 			compatible = "ti,omap4-i2c"; | 
 | 			reg = <0x48070000 0x100>; | 
 | 			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			#address-cells = <1>; | 
 | 			#size-cells = <0>; | 
 | 			ti,hwmods = "i2c1"; | 
 | 			status = "disabled"; | 
 | 		}; | 
 |  | 
 | 		i2c2: i2c@48072000 { | 
 | 			compatible = "ti,omap4-i2c"; | 
 | 			reg = <0x48072000 0x100>; | 
 | 			interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			#address-cells = <1>; | 
 | 			#size-cells = <0>; | 
 | 			ti,hwmods = "i2c2"; | 
 | 			status = "disabled"; | 
 | 		}; | 
 |  | 
 | 		i2c3: i2c@48060000 { | 
 | 			compatible = "ti,omap4-i2c"; | 
 | 			reg = <0x48060000 0x100>; | 
 | 			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			#address-cells = <1>; | 
 | 			#size-cells = <0>; | 
 | 			ti,hwmods = "i2c3"; | 
 | 			status = "disabled"; | 
 | 		}; | 
 |  | 
 | 		i2c4: i2c@4807a000 { | 
 | 			compatible = "ti,omap4-i2c"; | 
 | 			reg = <0x4807a000 0x100>; | 
 | 			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			#address-cells = <1>; | 
 | 			#size-cells = <0>; | 
 | 			ti,hwmods = "i2c4"; | 
 | 			status = "disabled"; | 
 | 		}; | 
 |  | 
 | 		i2c5: i2c@4807c000 { | 
 | 			compatible = "ti,omap4-i2c"; | 
 | 			reg = <0x4807c000 0x100>; | 
 | 			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			#address-cells = <1>; | 
 | 			#size-cells = <0>; | 
 | 			ti,hwmods = "i2c5"; | 
 | 			status = "disabled"; | 
 | 		}; | 
 |  | 
 | 		mmc1: mmc@4809c000 { | 
 | 			compatible = "ti,omap4-hsmmc"; | 
 | 			reg = <0x4809c000 0x400>; | 
 | 			interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			ti,hwmods = "mmc1"; | 
 | 			ti,dual-volt; | 
 | 			ti,needs-special-reset; | 
 | 			dmas = <&sdma 61>, <&sdma 62>; | 
 | 			dma-names = "tx", "rx"; | 
 | 			status = "disabled"; | 
 | 			pbias-supply = <&pbias_mmc_reg>; | 
 | 		}; | 
 |  | 
 | 		mmc2: mmc@480b4000 { | 
 | 			compatible = "ti,omap4-hsmmc"; | 
 | 			reg = <0x480b4000 0x400>; | 
 | 			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			ti,hwmods = "mmc2"; | 
 | 			ti,needs-special-reset; | 
 | 			dmas = <&sdma 47>, <&sdma 48>; | 
 | 			dma-names = "tx", "rx"; | 
 | 			status = "disabled"; | 
 | 		}; | 
 |  | 
 | 		mmc3: mmc@480ad000 { | 
 | 			compatible = "ti,omap4-hsmmc"; | 
 | 			reg = <0x480ad000 0x400>; | 
 | 			interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			ti,hwmods = "mmc3"; | 
 | 			ti,needs-special-reset; | 
 | 			dmas = <&sdma 77>, <&sdma 78>; | 
 | 			dma-names = "tx", "rx"; | 
 | 			status = "disabled"; | 
 | 		}; | 
 |  | 
 | 		mmc4: mmc@480d1000 { | 
 | 			compatible = "ti,omap4-hsmmc"; | 
 | 			reg = <0x480d1000 0x400>; | 
 | 			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			ti,hwmods = "mmc4"; | 
 | 			ti,needs-special-reset; | 
 | 			dmas = <&sdma 57>, <&sdma 58>; | 
 | 			dma-names = "tx", "rx"; | 
 | 			status = "disabled"; | 
 | 		}; | 
 |  | 
 | 		abb_mpu: regulator-abb-mpu { | 
 | 			compatible = "ti,abb-v3"; | 
 | 			regulator-name = "abb_mpu"; | 
 | 			#address-cells = <0>; | 
 | 			#size-cells = <0>; | 
 | 			clocks = <&sys_clkin1>; | 
 | 			ti,settling-time = <50>; | 
 | 			ti,clock-cycles = <16>; | 
 |  | 
 | 			reg = <0x4ae07ddc 0x4>, <0x4ae07de0 0x4>, | 
 | 			      <0x4ae06014 0x4>, <0x4a003b20 0x8>, | 
 | 			      <0x4ae0c158 0x4>; | 
 | 			reg-names = "setup-address", "control-address", | 
 | 				    "int-address", "efuse-address", | 
 | 				    "ldo-address"; | 
 | 			ti,tranxdone-status-mask = <0x80>; | 
 | 			/* LDOVBBMPU_FBB_MUX_CTRL */ | 
 | 			ti,ldovbb-override-mask = <0x400>; | 
 | 			/* LDOVBBMPU_FBB_VSET_OUT */ | 
 | 			ti,ldovbb-vset-mask = <0x1F>; | 
 |  | 
 | 			/* | 
 | 			 * NOTE: only FBB mode used but actual vset will | 
 | 			 * determine final biasing | 
 | 			 */ | 
 | 			ti,abb_info = < | 
 | 			/*uV		ABB	efuse	rbb_m fbb_m	vset_m*/ | 
 | 			1060000		0	0x0	0 0x02000000 0x01F00000 | 
 | 			1160000		0	0x4	0 0x02000000 0x01F00000 | 
 | 			1210000		0	0x8	0 0x02000000 0x01F00000 | 
 | 			>; | 
 | 		}; | 
 |  | 
 | 		abb_ivahd: regulator-abb-ivahd { | 
 | 			compatible = "ti,abb-v3"; | 
 | 			regulator-name = "abb_ivahd"; | 
 | 			#address-cells = <0>; | 
 | 			#size-cells = <0>; | 
 | 			clocks = <&sys_clkin1>; | 
 | 			ti,settling-time = <50>; | 
 | 			ti,clock-cycles = <16>; | 
 |  | 
 | 			reg = <0x4ae07e34 0x4>, <0x4ae07e24 0x4>, | 
 | 			      <0x4ae06010 0x4>, <0x4a0025cc 0x8>, | 
 | 			      <0x4a002470 0x4>; | 
 | 			reg-names = "setup-address", "control-address", | 
 | 				    "int-address", "efuse-address", | 
 | 				    "ldo-address"; | 
 | 			ti,tranxdone-status-mask = <0x40000000>; | 
 | 			/* LDOVBBIVA_FBB_MUX_CTRL */ | 
 | 			ti,ldovbb-override-mask = <0x400>; | 
 | 			/* LDOVBBIVA_FBB_VSET_OUT */ | 
 | 			ti,ldovbb-vset-mask = <0x1F>; | 
 |  | 
 | 			/* | 
 | 			 * NOTE: only FBB mode used but actual vset will | 
 | 			 * determine final biasing | 
 | 			 */ | 
 | 			ti,abb_info = < | 
 | 			/*uV		ABB	efuse	rbb_m fbb_m	vset_m*/ | 
 | 			1055000		0	0x0	0 0x02000000 0x01F00000 | 
 | 			1150000		0	0x4	0 0x02000000 0x01F00000 | 
 | 			1250000		0	0x8	0 0x02000000 0x01F00000 | 
 | 			>; | 
 | 		}; | 
 |  | 
 | 		abb_dspeve: regulator-abb-dspeve { | 
 | 			compatible = "ti,abb-v3"; | 
 | 			regulator-name = "abb_dspeve"; | 
 | 			#address-cells = <0>; | 
 | 			#size-cells = <0>; | 
 | 			clocks = <&sys_clkin1>; | 
 | 			ti,settling-time = <50>; | 
 | 			ti,clock-cycles = <16>; | 
 |  | 
 | 			reg = <0x4ae07e30 0x4>, <0x4ae07e20 0x4>, | 
 | 			      <0x4ae06010 0x4>, <0x4a0025e0 0x8>, | 
 | 			      <0x4a00246c 0x4>; | 
 | 			reg-names = "setup-address", "control-address", | 
 | 				    "int-address", "efuse-address", | 
 | 				    "ldo-address"; | 
 | 			ti,tranxdone-status-mask = <0x20000000>; | 
 | 			/* LDOVBBDSPEVE_FBB_MUX_CTRL */ | 
 | 			ti,ldovbb-override-mask = <0x400>; | 
 | 			/* LDOVBBDSPEVE_FBB_VSET_OUT */ | 
 | 			ti,ldovbb-vset-mask = <0x1F>; | 
 |  | 
 | 			/* | 
 | 			 * NOTE: only FBB mode used but actual vset will | 
 | 			 * determine final biasing | 
 | 			 */ | 
 | 			ti,abb_info = < | 
 | 			/*uV		ABB	efuse	rbb_m fbb_m	vset_m*/ | 
 | 			1055000		0	0x0	0 0x02000000 0x01F00000 | 
 | 			1150000		0	0x4	0 0x02000000 0x01F00000 | 
 | 			1250000		0	0x8	0 0x02000000 0x01F00000 | 
 | 			>; | 
 | 		}; | 
 |  | 
 | 		abb_gpu: regulator-abb-gpu { | 
 | 			compatible = "ti,abb-v3"; | 
 | 			regulator-name = "abb_gpu"; | 
 | 			#address-cells = <0>; | 
 | 			#size-cells = <0>; | 
 | 			clocks = <&sys_clkin1>; | 
 | 			ti,settling-time = <50>; | 
 | 			ti,clock-cycles = <16>; | 
 |  | 
 | 			reg = <0x4ae07de4 0x4>, <0x4ae07de8 0x4>, | 
 | 			      <0x4ae06010 0x4>, <0x4a003b08 0x8>, | 
 | 			      <0x4ae0c154 0x4>; | 
 | 			reg-names = "setup-address", "control-address", | 
 | 				    "int-address", "efuse-address", | 
 | 				    "ldo-address"; | 
 | 			ti,tranxdone-status-mask = <0x10000000>; | 
 | 			/* LDOVBBGPU_FBB_MUX_CTRL */ | 
 | 			ti,ldovbb-override-mask = <0x400>; | 
 | 			/* LDOVBBGPU_FBB_VSET_OUT */ | 
 | 			ti,ldovbb-vset-mask = <0x1F>; | 
 |  | 
 | 			/* | 
 | 			 * NOTE: only FBB mode used but actual vset will | 
 | 			 * determine final biasing | 
 | 			 */ | 
 | 			ti,abb_info = < | 
 | 			/*uV		ABB	efuse	rbb_m fbb_m	vset_m*/ | 
 | 			1090000		0	0x0	0 0x02000000 0x01F00000 | 
 | 			1210000		0	0x4	0 0x02000000 0x01F00000 | 
 | 			1280000		0	0x8	0 0x02000000 0x01F00000 | 
 | 			>; | 
 | 		}; | 
 |  | 
 | 		mcspi1: spi@48098000 { | 
 | 			compatible = "ti,omap4-mcspi"; | 
 | 			reg = <0x48098000 0x200>; | 
 | 			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			#address-cells = <1>; | 
 | 			#size-cells = <0>; | 
 | 			ti,hwmods = "mcspi1"; | 
 | 			ti,spi-num-cs = <4>; | 
 | 			dmas = <&sdma 35>, | 
 | 			       <&sdma 36>, | 
 | 			       <&sdma 37>, | 
 | 			       <&sdma 38>, | 
 | 			       <&sdma 39>, | 
 | 			       <&sdma 40>, | 
 | 			       <&sdma 41>, | 
 | 			       <&sdma 42>; | 
 | 			dma-names = "tx0", "rx0", "tx1", "rx1", | 
 | 				    "tx2", "rx2", "tx3", "rx3"; | 
 | 			status = "disabled"; | 
 | 		}; | 
 |  | 
 | 		mcspi2: spi@4809a000 { | 
 | 			compatible = "ti,omap4-mcspi"; | 
 | 			reg = <0x4809a000 0x200>; | 
 | 			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			#address-cells = <1>; | 
 | 			#size-cells = <0>; | 
 | 			ti,hwmods = "mcspi2"; | 
 | 			ti,spi-num-cs = <2>; | 
 | 			dmas = <&sdma 43>, | 
 | 			       <&sdma 44>, | 
 | 			       <&sdma 45>, | 
 | 			       <&sdma 46>; | 
 | 			dma-names = "tx0", "rx0", "tx1", "rx1"; | 
 | 			status = "disabled"; | 
 | 		}; | 
 |  | 
 | 		mcspi3: spi@480b8000 { | 
 | 			compatible = "ti,omap4-mcspi"; | 
 | 			reg = <0x480b8000 0x200>; | 
 | 			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			#address-cells = <1>; | 
 | 			#size-cells = <0>; | 
 | 			ti,hwmods = "mcspi3"; | 
 | 			ti,spi-num-cs = <2>; | 
 | 			dmas = <&sdma 15>, <&sdma 16>; | 
 | 			dma-names = "tx0", "rx0"; | 
 | 			status = "disabled"; | 
 | 		}; | 
 |  | 
 | 		mcspi4: spi@480ba000 { | 
 | 			compatible = "ti,omap4-mcspi"; | 
 | 			reg = <0x480ba000 0x200>; | 
 | 			interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			#address-cells = <1>; | 
 | 			#size-cells = <0>; | 
 | 			ti,hwmods = "mcspi4"; | 
 | 			ti,spi-num-cs = <1>; | 
 | 			dmas = <&sdma 70>, <&sdma 71>; | 
 | 			dma-names = "tx0", "rx0"; | 
 | 			status = "disabled"; | 
 | 		}; | 
 |  | 
 | 		qspi: qspi@4b300000 { | 
 | 			compatible = "ti,dra7xxx-qspi"; | 
 | 			reg = <0x4b300000 0x100>; | 
 | 			reg-names = "qspi_base"; | 
 | 			#address-cells = <1>; | 
 | 			#size-cells = <0>; | 
 | 			ti,hwmods = "qspi"; | 
 | 			clocks = <&qspi_gfclk_div>; | 
 | 			clock-names = "fck"; | 
 | 			num-cs = <4>; | 
 | 			status = "disabled"; | 
 | 		}; | 
 |  | 
 | 		omap_control_sata: control-phy@4a002374 { | 
 | 			compatible = "ti,control-phy-pipe3"; | 
 | 			reg = <0x4a002374 0x4>; | 
 | 			reg-names = "power"; | 
 | 			clocks = <&sys_clkin1>; | 
 | 			clock-names = "sysclk"; | 
 | 		}; | 
 |  | 
 | 		/* OCP2SCP3 */ | 
 | 		ocp2scp@4a090000 { | 
 | 			compatible = "ti,omap-ocp2scp"; | 
 | 			#address-cells = <1>; | 
 | 			#size-cells = <1>; | 
 | 			ranges; | 
 | 			reg = <0x4a090000 0x20>; | 
 | 			ti,hwmods = "ocp2scp3"; | 
 | 			sata_phy: phy@4A096000 { | 
 | 				compatible = "ti,phy-pipe3-sata"; | 
 | 				reg = <0x4A096000 0x80>, /* phy_rx */ | 
 | 				      <0x4A096400 0x64>, /* phy_tx */ | 
 | 				      <0x4A096800 0x40>; /* pll_ctrl */ | 
 | 				reg-names = "phy_rx", "phy_tx", "pll_ctrl"; | 
 | 				ctrl-module = <&omap_control_sata>; | 
 | 				clocks = <&sys_clkin1>; | 
 | 				clock-names = "sysclk"; | 
 | 				#phy-cells = <0>; | 
 | 			}; | 
 | 		}; | 
 |  | 
 | 		sata: sata@4a141100 { | 
 | 			compatible = "snps,dwc-ahci"; | 
 | 			reg = <0x4a140000 0x1100>, <0x4a141100 0x7>; | 
 | 			interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			phys = <&sata_phy>; | 
 | 			phy-names = "sata-phy"; | 
 | 			clocks = <&sata_ref_clk>; | 
 | 			ti,hwmods = "sata"; | 
 | 		}; | 
 |  | 
 | 		omap_control_usb2phy1: control-phy@4a002300 { | 
 | 			compatible = "ti,control-phy-usb2"; | 
 | 			reg = <0x4a002300 0x4>; | 
 | 			reg-names = "power"; | 
 | 		}; | 
 |  | 
 | 		omap_control_usb3phy1: control-phy@4a002370 { | 
 | 			compatible = "ti,control-phy-pipe3"; | 
 | 			reg = <0x4a002370 0x4>; | 
 | 			reg-names = "power"; | 
 | 		}; | 
 |  | 
 | 		omap_control_usb2phy2: control-phy@0x4a002e74 { | 
 | 			compatible = "ti,control-phy-usb2-dra7"; | 
 | 			reg = <0x4a002e74 0x4>; | 
 | 			reg-names = "power"; | 
 | 		}; | 
 |  | 
 | 		/* OCP2SCP1 */ | 
 | 		ocp2scp@4a080000 { | 
 | 			compatible = "ti,omap-ocp2scp"; | 
 | 			#address-cells = <1>; | 
 | 			#size-cells = <1>; | 
 | 			ranges; | 
 | 			reg = <0x4a080000 0x20>; | 
 | 			ti,hwmods = "ocp2scp1"; | 
 |  | 
 | 			usb2_phy1: phy@4a084000 { | 
 | 				compatible = "ti,omap-usb2"; | 
 | 				reg = <0x4a084000 0x400>; | 
 | 				ctrl-module = <&omap_control_usb2phy1>; | 
 | 				clocks = <&usb_phy1_always_on_clk32k>, | 
 | 					 <&usb_otg_ss1_refclk960m>; | 
 | 				clock-names =	"wkupclk", | 
 | 						"refclk"; | 
 | 				#phy-cells = <0>; | 
 | 			}; | 
 |  | 
 | 			usb2_phy2: phy@4a085000 { | 
 | 				compatible = "ti,omap-usb2"; | 
 | 				reg = <0x4a085000 0x400>; | 
 | 				ctrl-module = <&omap_control_usb2phy2>; | 
 | 				clocks = <&usb_phy2_always_on_clk32k>, | 
 | 					 <&usb_otg_ss2_refclk960m>; | 
 | 				clock-names =	"wkupclk", | 
 | 						"refclk"; | 
 | 				#phy-cells = <0>; | 
 | 			}; | 
 |  | 
 | 			usb3_phy1: phy@4a084400 { | 
 | 				compatible = "ti,omap-usb3"; | 
 | 				reg = <0x4a084400 0x80>, | 
 | 				      <0x4a084800 0x64>, | 
 | 				      <0x4a084c00 0x40>; | 
 | 				reg-names = "phy_rx", "phy_tx", "pll_ctrl"; | 
 | 				ctrl-module = <&omap_control_usb3phy1>; | 
 | 				clocks = <&usb_phy3_always_on_clk32k>, | 
 | 					 <&sys_clkin1>, | 
 | 					 <&usb_otg_ss1_refclk960m>; | 
 | 				clock-names =	"wkupclk", | 
 | 						"sysclk", | 
 | 						"refclk"; | 
 | 				#phy-cells = <0>; | 
 | 			}; | 
 | 		}; | 
 |  | 
 | 		omap_dwc3_1@48880000 { | 
 | 			compatible = "ti,dwc3"; | 
 | 			ti,hwmods = "usb_otg_ss1"; | 
 | 			reg = <0x48880000 0x10000>; | 
 | 			interrupts = <0 77 4>; | 
 | 			#address-cells = <1>; | 
 | 			#size-cells = <1>; | 
 | 			utmi-mode = <2>; | 
 | 			ranges; | 
 | 			usb1: usb@48890000 { | 
 | 				compatible = "snps,dwc3"; | 
 | 				reg = <0x48890000 0x17000>; | 
 | 				interrupts = <0 76 4>; | 
 | 				phys = <&usb2_phy1>, <&usb3_phy1>; | 
 | 				phy-names = "usb2-phy", "usb3-phy"; | 
 | 				tx-fifo-resize; | 
 | 				maximum-speed = "super-speed"; | 
 | 				dr_mode = "otg"; | 
 | 			}; | 
 | 		}; | 
 |  | 
 | 		omap_dwc3_2@488c0000 { | 
 | 			compatible = "ti,dwc3"; | 
 | 			ti,hwmods = "usb_otg_ss2"; | 
 | 			reg = <0x488c0000 0x10000>; | 
 | 			interrupts = <0 92 4>; | 
 | 			#address-cells = <1>; | 
 | 			#size-cells = <1>; | 
 | 			utmi-mode = <2>; | 
 | 			ranges; | 
 | 			usb2: usb@488d0000 { | 
 | 				compatible = "snps,dwc3"; | 
 | 				reg = <0x488d0000 0x17000>; | 
 | 				interrupts = <0 78 4>; | 
 | 				phys = <&usb2_phy2>; | 
 | 				phy-names = "usb2-phy"; | 
 | 				tx-fifo-resize; | 
 | 				maximum-speed = "high-speed"; | 
 | 				dr_mode = "otg"; | 
 | 			}; | 
 | 		}; | 
 |  | 
 | 		/* IRQ for DWC3_3 and DWC3_4 need IRQ crossbar */ | 
 | 		omap_dwc3_3@48900000 { | 
 | 			compatible = "ti,dwc3"; | 
 | 			ti,hwmods = "usb_otg_ss3"; | 
 | 			reg = <0x48900000 0x10000>; | 
 | 		/*	interrupts = <0 TBD 4>; */ | 
 | 			#address-cells = <1>; | 
 | 			#size-cells = <1>; | 
 | 			utmi-mode = <2>; | 
 | 			ranges; | 
 | 			status = "disabled"; | 
 | 			usb3: usb@48910000 { | 
 | 				compatible = "snps,dwc3"; | 
 | 				reg = <0x48910000 0x17000>; | 
 | 		/*		interrupts = <0 93 4>; */ | 
 | 				tx-fifo-resize; | 
 | 				maximum-speed = "high-speed"; | 
 | 				dr_mode = "otg"; | 
 | 			}; | 
 | 		}; | 
 |  | 
 | 		omap_dwc3_4@48940000 { | 
 | 			compatible = "ti,dwc3"; | 
 | 			ti,hwmods = "usb_otg_ss4"; | 
 | 			reg = <0x48940000 0x10000>; | 
 | 		/*	interrupts = <0 TBD 4>; */ | 
 | 			#address-cells = <1>; | 
 | 			#size-cells = <1>; | 
 | 			utmi-mode = <2>; | 
 | 			ranges; | 
 | 			status = "disabled"; | 
 | 			usb4: usb@48950000 { | 
 | 				compatible = "snps,dwc3"; | 
 | 				reg = <0x48950000 0x17000>; | 
 | 		/*		interrupts = <0 TBD 4>; */ | 
 | 				tx-fifo-resize; | 
 | 				maximum-speed = "high-speed"; | 
 | 				dr_mode = "otg"; | 
 | 			}; | 
 | 		}; | 
 |  | 
 | 		elm: elm@48078000 { | 
 | 			compatible = "ti,am3352-elm"; | 
 | 			reg = <0x48078000 0xfc0>;      /* device IO registers */ | 
 | 			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			ti,hwmods = "elm"; | 
 | 			status = "disabled"; | 
 | 		}; | 
 |  | 
 | 		gpmc: gpmc@50000000 { | 
 | 			compatible = "ti,am3352-gpmc"; | 
 | 			ti,hwmods = "gpmc"; | 
 | 			reg = <0x50000000 0x37c>;      /* device IO registers */ | 
 | 			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; | 
 | 			gpmc,num-cs = <8>; | 
 | 			gpmc,num-waitpins = <2>; | 
 | 			#address-cells = <2>; | 
 | 			#size-cells = <1>; | 
 | 			status = "disabled"; | 
 | 		}; | 
 |  | 
 | 		atl: atl@4843c000 { | 
 | 			compatible = "ti,dra7-atl"; | 
 | 			reg = <0x4843c000 0x3ff>; | 
 | 			ti,hwmods = "atl"; | 
 | 			ti,provided-clocks = <&atl_clkin0_ck>, <&atl_clkin1_ck>, | 
 | 					     <&atl_clkin2_ck>, <&atl_clkin3_ck>; | 
 | 			clocks = <&atl_gfclk_mux>; | 
 | 			clock-names = "fck"; | 
 | 			status = "disabled"; | 
 | 		}; | 
 | 	}; | 
 | }; | 
 |  | 
 | /include/ "dra7xx-clocks.dtsi" |